# Design of New Rv Multilevel Inverter Topology For Induction Motor Applications

J Ranga\*, Abhinav\*\*

\*,\*\* EEE Department, SreeDattha Institute of Engineering & Science

**Abstract:** Multilevel inverters have been widely accepted for high-power high-voltage applications. Their performance is highly superior to that of conventional two-level inverters due to reduced harmonic distortion, lower electromagnetic interference, and higher dc link voltages. However, it has some disadvantages such as increased number of components, complex pulse width modulation control method, and voltage-balancing problem. In this project, a new topology with a reversing-voltage component is proposed to improve the multilevel performance by compensating the disadvantages mentioned. This topology requires fewer components compared to existing inverters (particularly in higher levels) and requires fewer carrier signals and gate drives. Therefore, the overall cost and complexity are greatly reduced particularly for higher output voltage levels. Finally, a prototype of the seven-level proposed topology is built and tested to show the performance of the inverter by experimental results.

Index Terms: Multilevel Inverter, Power electronics, SPWM, RV Multilevel topology.

#### I. INTRODUCTION

Multilevel power conversion was first introduced more than two decades ago. The general concept involves the utilizing a higher number of active semiconductor switches to perform the power conversion in small voltage steps. There are several advantages to this approach when compared with the conventional power conversion approach. The smaller voltage steps lead to the production of higher power quality waveforms and also reduce voltage (dv/dt) stress on the load and the electromagnetic compatibility concerns [1]. Another important feature of multilevel converters is that the semiconductors are wired in a series-type connection, which allows operation at higher voltages. However, the series connection is typically made with clamping diodes, which eliminates Overvoltage concerns.

One clear disadvantage of multilevel power conversion is the higher number of semiconductor switches required. It should point out that lower voltage rated switches can be used in the multilevel converter and, therefore, the active semiconductor cost is not appreciably increased when compared with the two level cases. However, each active semiconductor added requires associated gate drive circuits and adds further complexity to the converter mechanical layout. Another disadvantage of multilevel power converters is that the small voltage steps are typically produced by isolated voltage sources or a bank of series capacitors. Isolated voltage sources may not always be readily available, and series capacitors require voltage balancing [2].

However, for complete solutions the voltage-balancing problem, another multilevel converter may be required [3].Recent research has involved the introduction of novel converter topologies and unique modulation strategies. However, the most recently used inverter topologies, which are mainly addressed as applicable multilevel inverters, are cascade converter, neutral point clamped (NPC) inverter, and flying capacitor inverter. Some applications for these new converters include industrial drives [6], flexible ac transmission systems (FACTS) [7]–[9], and vehicle propulsion [10], [11]. One area where multilevel converters are particularly suitable is that of renewable photovoltaic energy that efficiency and power quality are of great concerns for the researchers [12].Some new approaches have been recently suggested such as the topology utilizing low-switching-frequency high-power devices [13]. Although the topology has some modification to reduce output voltage distortion, the general disadvantage of this method is that it has significant low-order current harmonics. It is also unable to exactly manipulate the magnitude of output voltage due to an adopted pulse width modulation (PWM) method [14].In [15] and [16], the multilevel output is generated with a multi winding transformer. However, the design and manufacturing of a multi winding transformer are difficult and costly for high-power applications, are defined according to the target selection [18].

This approach also needs basic units which are connected in series, and the basic units still require more switches than the proposed topology. The proposed topology is a symmetrical topology since all voltage sources are equal.

This paper presents an overview of a new multilevel inverter topology named reversing voltage (RV). This topology requires less number of components compared to conventional topologies. It is also more efficient since the inverter has a component which operates the switching power devices at line frequency. Therefore,

there is no need for all switches to work in high frequency which leads to simpler and more reliable control of the inverter, this paper describes the general multilevel inverter schematic. A general method of multilevel modulation phase disposition (PD) SPWM is utilized to drive the inverter and can be extended to any number of voltage levels. The simulation and experimental results of the proposed topology are also presented.



**Fig. 1.** Schematic of a seven-level inverter in single phase.

### II. INEW MULTILEVEL TOPOLOGY

#### A. General Description

In conventional multilevel inverters, the power semiconductor switches are combined to produce a high-frequency waveform in positive and negative polarities. However, there is no need to utilize all the switches for generating bipolar levels. This idea has been put into practice by the new topology. This topology is a hybrid multilevel topology which separates the output voltage into two parts. One part is named *level generation* part and is responsible for level generating in positive polarity. This part requires high-frequency switches to generate the required levels. The switches in this part should have high-switching-frequency capability. The other part is called *polarity generation* part and is responsible for generating the polarity of the output voltage, which is the low-frequency part operating at line frequency. The topology combines the two parts (high frequency and

Low frequency) to generate the multilevel voltage output. In order to generate a complete multilevel output, the positive levels are generated by the high-frequency part (level generation), and then, this part is fed to a full-bridge inverter (polarity generation), which will generate the required polarity for the output. This will eliminate many of the semiconductor switches which were responsible to generate the output voltage levels in positive and negative polarities.

The RV topology in seven levels shown in Fig. 1. As can be seen, it requires ten switches and three isolated sources. The principal idea of this topology as a multilevel inverter is that the left stage in Fig. 1 generates the required output levels (with out polarity) and the right circuit (full-bridge converter) decides about the polarity of the output voltage. This part, which is named polarity generation, transfers the required output level to the output with the same direction or opposite direction according to the required output polarity. It reverses the voltage direction when the voltage polarity requires to be changed for negative polarity.



Fig. 2. Three-phase RV multilevel topology

This topology easily extends to higher voltage levels by duplicating the middle stage as shown in Fig. 1. Therefore, this topology is modular and can be easily increased to higher voltage levels by adding the middle stage in Fig. 1.It can also be applied for three-phase applications with the same principle. This topology uses isolated dc supplies. Therefore, it does not face voltage-balancing problems due to fixed dc voltage values. In comparison with a cascade topology, it requires just one-third of isolated power supplies used in a cascade-type inverter. In Fig. 2, the complete three-phase inverter for seven levels is shown with a three-phase delta connected system. According to Fig. 2, the multilevel positive voltage is fed to the full-bridge converter to generate its polarity. Then, each full bridge converter will drive the primary of a transformer. The secondary of the transformer is delta ( $\Delta$ ) connected and can be connected to a three-phase system. This topology requires fewer components in comparison to conventional inverters. Another advantage of the topology is that it just requires half of the conventional carriers for SPWM controller. SPWM for seven-level conventional converters consists

#### Of six carriers, but in this topology, three carriers are

sufficient. The reason is that, according to Fig. 1, the multilevel converter works only in positive polarity and does not generate negative polarities. Therefore, it implements the multilevel inverter with a reduced number of carriers, which is a great achievement for inverter control. It is also comparable to single-carrier modulation

| Level | 0     | 1     | 2     | 3   |
|-------|-------|-------|-------|-----|
| 1     | 2,3,4 | 2,3,5 | 1,4   | 1,5 |
| 2     |       | 2,4,6 | 2,6,5 |     |

#### SWITCHING SEQUENCES FOR EACH LEVEL

while this topology requires the same number of signals

for PWM. However, this topology needs one modulation signal which is easier to generate as opposed to the single-carrier modulation method which needs several modulation signals [29]. Another disadvantage of this topology is that all switches should be selected from fast switches, while the proposed topology does not need fast switches for the polarity generation part. In the following sections, the superiority of this topology with respect to PWM switching and number of components is discussed.

#### **B.** Switching Sequences

Switching sequences in this converter are easier than its counter parts. According to its inherent advantages, it does not need to generate negative pulses for negative cycle control. Thus, there is no need for extra conditions for controlling the negative voltage. Instead, the reversing full-bridge converter performs this task, and the required level is produced by the high-switching-frequency Then, this level is translated to negative or positive according to output voltage requirements. This topology is redundant and flexible in the switching sequence. Different switching modes in generating the required levels for a seven-level RV inverter are shown in Table I. In Table I, the numbers show the switch according to Fig. 1 which should be turned on to generate the required voltage level. According to the table, there are six possible switching Patterns to control the inverter. It shows the great redundancy of the topology. However, as the dc sources are externally adjustable sources (dc power supplies), there is no need for voltage balancing for this work.

In order to avoid unwanted voltage levels during switching Cycles, the switching modes should be selected so that the switching transitions become minimal during each mode transfer. This will also help to decrease switching power dissipation .According to the aforementioned suggestions, the sequences of switches (2–3-4), (2-3-5), (2-6-5), and (1, 5) are chosen for levels 0 up to 3, respectively. These sequences are shown in Fig. 3. As can be observed from Fig. 3, the output voltage levels are generated in this part by appropriate switching sequences. The ultimate output voltage level is the sum of voltage sources, which are included in the current path that is marked in bold .In order to produce seven levels by SPWM, three saw-tooth waveforms for carrier and a sinusoidal reference signal for modulator are required as shown in Fig. 4. In this paper, PD SPWM is adopted for its simplicity [30]. Carriers in this method do not have any coincidence, and they have definite offset from each other. They are also in phase With each other. The modulator and three carriers for SPWM are shown in Fig.4







Fig. 4. SPWM carrier and modulator for RV topology

#### SWITCHING CASES IN EACH STATE ACCORDING TO RELATED COMPARATOR OUTPUT

| States  | One   |       | two   |       | Three |       |
|---------|-------|-------|-------|-------|-------|-------|
| Compare | +     | -     | +     | -     | +     | -     |
| Mode    | 2-3-5 | 2-3-4 | 2-5-6 | 2-3-5 | 1-5   | 2-5-6 |

According to Fig. 4, three states are considered. The first

state is when the modulator signal is within the lowest carrier. The second state is when it is within the middle carrier. Finally, the third one is when it is within the highest carrier. In each state, certain switching patterns are adopted to cover the voltage requirements. According to this definition, the switching states and switching modes are described in Table II. It shows the relation between the right comparator output according to the current state and required states for switching to meet the voltage requirements. The right comparator here refers to the comparator output of the current state. As component of the inverter. illustrated in Table II, the transition between modes in each state requires minimum commutation of switches to improve the efficiency of the inverter during switching states. The number of switches in the path of conducting current also plays an important role in the efficiency of overall converter. For example, a seven-level cascade topology [31], [32] has 12 switches, and half of them, i.e., six switches, conduct the inverter current in each instance. However, the number of switches which conduct current in the proposed topology ranges from four switches (for generating level 3) to five switches conducting for other levels, while two of the switches are from the low-frequency (polarity generation) component of the inverter.

Therefore, the number of switches in the proposed topology that conduct the circuit current is lower than that of the cascade [33] inverter, and hence, it has a better efficiency. The same calculation is true in a topology mentioned in [34]. The least number of switches in the current path for a seven-level inverter according to [34] is five (for generating level 3), which requires one switch more in the current path compared to the proposed topology which requires only four conducting switches. These switching sequences can be implemented by logic gates or DSP.

Low-frequency output stage is an H-bridge inverter and works in two modes: forward and reverse modes. In the forward mode, switches 8 and 9 as in Fig. 1 conduct, and the output voltage polarity is positive. However, switches 7 and 10 conduct in reverse mode, which will lead to negative voltage polarity in the output. Thus, the low-frequency polarity generation stage only determines the output polarity and is synchronous with the line frequency. The resulting PWM waveforms for driving the high frequency switches in the level generation part are illustrated for one complete cycle in Fig. 5. According to Fig. 5, high frequency switches can be adopted in this stage based on the required frequency and voltage level.

#### C. Number of Components

As mentioned earlier, one of the promising advantages of the topology is that it requires less highswitching-frequency components. High-frequency switches and diodes are expensive and are more prone to be damaged than low-frequency switches. According to the MIL-HDBK-217F standard, the reliability of a system is indirectly proportional to the number of its components.

Therefore, as the number of high-frequency switches is increased, the reliability of the converter is decreased.

| Inverter type                                 | NPC         | Flying capacitor           | Cascade              | RV         |
|-----------------------------------------------|-------------|----------------------------|----------------------|------------|
| Main<br>switches                              | 6(N-1)      | 6(N-1)                     | 6(N-1)               | 3((N-1)+4) |
| main diodes                                   | 6(N-1)      | 6(N-1)                     | 6(N-1)               | 3((N-1)+4) |
| Clamping<br>diodes                            | 3(N-1)(N-2) | 0                          | 0                    | 0          |
| DC bus<br>capacitors/<br>Isolated<br>supplies | (N-1)       | (N-1)                      | 3(N-1)/2             | (N-1)/2    |
| Flying<br>capacitors                          | 0           | $\frac{3}{2}$ (N-1)(N-2)   | 0                    | 0          |
| Total<br>numbers                              | (N-1)(3N+7) | $\frac{1}{2}$ (N-1)(3N+20) | $\frac{27}{2}$ (N-1) | (13N+35)/2 |

Design Of New Rv Multilevel Inverter Topology For Induction Motor Applications

## III. MATLAB/SIMULINK MODELLING AND SIMULATION RESULTS.



Fig.5 The above figure shows the Simulation Circuit diagram Single phase Seven Level Inverter

In the above fig shows the simulation of seven level inverter consisting Of ten switches and three isolated sources at an instant minimum two Switches are conducted from level generation part and two from Polarity generation part, and gate drives are required for every IGBT these drives are received from the control circuit.



Fig.6 The above figure shows the Simulation Control Circuit of Single Phase Seven Level Inverter



Fig. 7 Seven level inverter output



#### IV. CONCLUSION

In this paper, a new inverter topology has been proposed which has superior features over conventional topologies in terms of the required power switches and isolated dc supplies, control requirements, cost, and reliability. It is shown that this topology can be a good candidate for converters used in power applications such as FACTS, HVDC, PV systems, UPS, etc. In the mentioned topology, the switching operation is separated into high- and low-frequency parts. This will add up to the efficiency of the converter as well as reducing the size and cost of the final prototype. The PD-SPWM control method is used to drive the inverter. The PWM for this topology has fewer complexities since it only generates positive carriers for PWM control. The experimental results of the developed prototype for a seven-level inverter of the proposed topology are demonstrated in this paper. The results clearly show that the proposed topology can effectively work as a multilevel inverter with a reduced number of carriers for PWM.

#### REFERENCES

- K. Jang-Hwan, S.-K. Sul, and P. N. Enjeti, "A carrier-based PWM method with optimal switching sequence for a multilevel four-[1]. leg voltagesource inverter," IEEE Trans. Ind. Appl., vol. 44, no. 4, pp. 1239-1248, Jul./Aug. 2008.
- [2]. S. Srikanthan and M. K. Mishra, "DC capacitor voltage equalization in neutral clamped inverters for DSTATCOM application," IEEE Trans. Ind. Electron., vol. 57, no. 8, pp. 2768-2775, Aug. 2010.
- L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Multilevel converters for large electric drives," IEEE Trans. Ind. Appl., vol. 35, no. [3]. 1, pp. 36-44, Jan./Feb. 1999.
- [4]. T. L. Skvarenina, The Power Electronics Handbook. Boca Raton, FL: CRC Press, 2002.
- X.Yun, Y. Zou, X. Liu, and Y. He, "A novel composite cascade multilevel converter," in Proc. 33rd IEEE IECON, 2007, pp. 1799 [5]. 1804
- [6]. R. H. Osman, "A medium-voltage drive utilizing series-cell multilevel topology for outstanding power quality," in Conf. Rec. 34th IEEE IAS Annu. Meeting, 1999, vol. 4, pp. 2662-2669.
- E. Najafi and A. H. M. Yatim, "A novel current mode controller for a static compensator utilizing Goertzel algorithm to mitigate [7]. voltage sags," Energy Convers. Manage., vol. 52, no. 4, pp. 1999-2008, Apr. 2011.
- N. Seki and H. Uchino, "Converter configurations and switching frequency for a GTO reactive power compensator," IEEE Trans. [8]. Ind. Appl., vol. 33, no. 4, pp. 1011–1018, Jul./Aug. 1997.
- K. Nakata, K. Nakamura, S. Ito, and K. Jinbo, "A three-level traction inverter with IGBTs for EMU," in *Conf. Rec. IEEE IAS Annu.* [9].
- [10]. Meeting, 1994, vol. 1, pp. 667-672. [10] K. Nakata, K. Nakamura, S. Ito, and K. Jinbo, "A three-level traction inverter with IGBTs for EMU," in Conf. Rec. IEEE IAS Annu. Meeting, 1994, vol. 1, pp. 667-672.
- A. Jidin, N. R. N. Idris, A. H. M. Yatim, T. Sutikno, and M. E. Elbuluk, "An optimized switching strategy for quick dynamic torque [11]. control in DTC-hysteresis-based induction machines," *IEEE Trans. Ind. Electron.*, vol. 58, no. 8, pp. 3391–3400, Aug. 2011. K. Y. Lau, M. F. M. Yousof, S. N. M. Arshad, M. Anwari, and A. H. M. Yatim, "Performance analysis of hybrid
- [12]. photovoltaic/diesel energy system under Malaysian conditions," J. Energy, vol. 35, no. 8, pp. 3245–3255, Aug. 2010.